# Computer Organization and Architecture (EET 2211)

# Chapter 4 CACHE MEMORY

## 4.3 Elements of Cache Design

Basic Design Elements For Cache Architecture:

- Cache Addressing
- Cache Size
- Mapping Function
- Replacement Algorithm
- Write Policy
- Line Size
- Number of Caches

#### Cache Addressing

- Where does cache sit?
  - Between processor and virtual memory management unit
  - Between MMU and main memory
- Logical cache (virtual cache) stores data using virtual addresses
  - Processor accesses cache directly, not thorough physical cache
  - Cache access faster, before MMU address translation
  - Virtual addresses use same address space for different applications
    - Must flush cache on each context switch
- Physical cache stores data using main memory physical addresses



Logical and Physical Caches

#### Cache Size

- Minimizing cache size(small)
- Cost
  - More cache is expensive
- Speed
  - More cache is faster (up to a point)
  - Checking cache for data takes time
  - Larger the cache ,larger number of gates involved for addressing

## Comparison of Cache Sizes

| Processor       | Туре                              | Year of<br>Introduction | L1 cache      | L2 cache       | L3 cache    |  |
|-----------------|-----------------------------------|-------------------------|---------------|----------------|-------------|--|
| IBM 360/85      | Mainframe                         | 1968                    | 16 to 32 KB   | _              |             |  |
| PDP-11/70       | Minicomputer                      | 1975                    | 1 KB          |                | <del></del> |  |
| VAX 11/780      | Minicomputer                      | 1978                    | 16 KB         | _              |             |  |
| IBM 3033        | Mainframe                         | 1978                    | 64 KB         |                |             |  |
| IBM 3090        | Mainframe                         | 1985                    | 128 to 256 KB | _              |             |  |
| Intel 80486     | PC                                | 1989                    | 8 KB          | _              |             |  |
| Pentium         | PC                                | 1993                    | 8 KB/8 KB     | 256 to 512 KB  | _           |  |
| PowerPC 601     | PC                                | 1993                    | 32 KB         | _              |             |  |
| PowerPC 620     | PC                                | 1996                    | 32 KB/32 KB   | _              | _           |  |
| PowerPC G4      | PC/server                         | 1999                    | 32 KB/32 KB   | 256 KB to 1 MB | 2 MB        |  |
| IBM S/390 G4    | Mainframe                         | 1997                    | 32 KB         | 256 KB         | 2 MB        |  |
| IBM S/390 G6    | Mainframe                         | 1999                    | 256 KB        | 8 MB           |             |  |
| Pentium 4       | PC/server                         | 2000                    | 8 KB/8 KB     | 256 KB         |             |  |
| IBM SP          | High-end server/<br>supercomputer | 2000                    | 64 KB/32 KB   | 8 MB           | _           |  |
| CRAY MTAb       | Supercomputer                     | 2000                    | 8 KB          | 2 MB           |             |  |
| Itanium         | PC/server                         | 2001                    | 16 KB/16 KB   | 96 KB          | 4 MB        |  |
| SGI Origin 2001 | High-end server                   | 2001                    | 32 KB/32 KB   | 4 MB           |             |  |
| Itanium 2       | PC/server                         | 2002                    | 32 KB         | 256 KB         | 6 MB        |  |
| IBM POWER5      | High-end server                   | 2003                    | 64 KB         | 1.9 MB         | 36 MB       |  |
| CRAY XD-1       | Supercomputer                     | 2004                    | 64 KB/64 KB   | 1MB            |             |  |

#### Mapping Function

- ➤ Algorithm needed for mapping main memory blocks to cache lines
- A means is needed to determining which main memory block currently occupies a cache line
- Three Techniques:
  - 1. Direct
  - 2. Associative
  - 3. Set Associative

For all three cases, the example includes the following elements

- Cache of 64kByte
- Cache block of 4 bytes
  - i.e. cache is 16k (2<sup>14</sup>) lines of 4 bytes
- 16MBytes main memory
- 24 bit address
  - $(2^{24}=16M)$

## **Direct Mapping**

- Simplest technique
- Map each block of main memory into only one possible cache line.
- It is expressed as:

```
i=j modulo m
```

#### Where

```
i=cache line number
```

j= main memory block number

m= number of lines in the cache



(a) Direct mapping

Computer Organization and Architecture

#### Direct Mapping Cache Organization



#### **Direct Mapping**

- Each block of main memory maps to only one cache line
  - i.e. if a block is in cache, it must be in one specific place
- Address is in two parts
- Least Significant w bits identify unique word
- Most Significant s bits specify one memory block
- The MSBs are split into a cache line field r and a tag of s-r (most significant) and a line field of r bits
- $m=2^r$  lines of the cache

#### **Direct Mapping Summary**

- Address length = (s + w) bits
- Number of addressable units =  $2^{(s+w)}$  words or bytes
- Block size = line size =  $2^{\text{w}}$  words or bytes
- Number of blocks in main memory =  $2^{(s+w)}/2^{w} = 2^{s}$
- Number of lines in cache =  $m = 2^r$
- Size of cache  $=2^{(r + w)}$  words or bytes
- Size of tag = (s r) bits

#### Direct Mapping Example



| Tag s-r | Line or Slot r | Word w |
|---------|----------------|--------|
| 8       | 14             | 2      |

- 24 bit address
- 2 bit word identifier (4 byte block)
- 22 bit block identifier
  - 8 bit tag (=22-14)
  - 14 bit slot or line
- No two blocks in the same line have the same Tag field
- Check contents of cache by finding line and checking Tag

# Direct Mapping Cache Line Table

| Cache line | Main Memory blocks held |  |
|------------|-------------------------|--|
| 0          | 0, m, 2m, 3m2s-m        |  |
| 1          | 1,m+1, 2m+12s-m+1       |  |
| •••        |                         |  |
| m-1        | m-1, 2m-1,3m-12s-1      |  |

#### Direct Mapping pros & cons

- Simple
- Inexpensive
- Fixed location for given block
  - If a program accesses 2 blocks that map to the same line repeatedly, cache misses are very high

#### Victim Cache

- Lower miss penalty
- Remember what was discarded
  - Already fetched
  - Use again with little penalty
- Fully associative
- 4 to 16 cache lines
- Between direct mapped L1 cache and next memory level of memory

# Thank You!